Digital Pll for Audio Applications: Based on Asic Low Power and Fpga Flow - Shesharaman K  Narayanan - Livros - LAP LAMBERT Academic Publishing - 9783848404513 - 9 de fevereiro de 2012
Caso a capa e o título não sejam correspondentes, considere o título como correto

Digital Pll for Audio Applications: Based on Asic Low Power and Fpga Flow

Shesharaman K Narayanan

Preço
Mex$ 885
excluindo impostos

Item sob encomenda (no estoque do fornecedor)

Espera-se estar pronto para envio 9 - 15 de set
Adicione à sua lista de desejos do iMusic

Digital Pll for Audio Applications: Based on Asic Low Power and Fpga Flow

In this project, Verilog HDL is used for the implementation due to its compatibility with pure digital hardware like FPGA?s. The Digital PLL is simulated and verified on FPGA to experience its advantages. The circuit comprises of a phase detector, loop filter, Numerically Controlled Oscillator (NCO), and two clock dividers. The circuit was stabilized to produce the frequency in the audio frequency range of 9.7 KHz. This agreed with the classical phase-locked loop model for the system. The stable long-term frequency clock was verified on the FPGA to generate the required locking frequency. The DC logic synthesis and a new synopsis low power flow was experimented for back annotation and to obtain the maximum possible operating frequency and area, timing and power estimation.

Mídia Livros     Paperback Book   (Livro de capa flexível e brochura)
Lançado 9 de fevereiro de 2012
ISBN13 9783848404513
Editoras LAP LAMBERT Academic Publishing
Páginas 76
Dimensões 150 × 5 × 226 mm   ·   131 g
Idioma German